## BYTE-ENABLE MEMORY IMPLEMENTATION ON FPGA WITH VERILOG

A project report submitted in partial fulfillment of the requiremnets for the award of the Degree of

# BACHELOR OF TECHNOLOGY In ELECTRONICS AND COMMUNICATION ENGINEERING

## **Submitted**

By

1. Mr. Tammali Karthik - BU21EECE0100164

2. Ms. Maria Punya - BU21EECE0100309

Under the Guidance of Dr M Arun Kumar Associate Professor



# DEPARTMENT OF ELECTRICAL, ELECTRONICS AND COMMUNICATION ENGINEERING GITAM SCHOOL OF TECHNOLOGY GITAM

(Deemed to be University)
(Estd. u/s 3 of the UGC act 1956 & Accredited by NAAC with "A++" Grade)
BENGALURU-561203
AY:2021-2025





## **DECLARATION**

I/We declare that the project work contained in this report is original and it has been done by me under the guidance of my project guide.

| Sl.No | Reg.No          | Name of the Student | Signature |
|-------|-----------------|---------------------|-----------|
| 01    | BU21EECE0100164 | Tammali Karthik     |           |
| 02    | BU21EECE0100309 | Maria Punya         |           |



EECE DEPARTMENT GITAM BENGALURU

## Department of Electrical, Electronics and Communication Engineering GITAM School of Technology, Bengaluru-561203



## **CERTIFICATE**

This is to certify that **Maria Punya** (BU21EECE0100309) and **Tammali Karthik** (BU21EECE0100164) have satisfactorily completed the Project entitled "**Designing a Byte-Enable Memory in Verilog**" in partial fulfillment of the requirements as prescribed by the University for the VIII semester of the Bachelor of Technology in Electronics and Communication Engineering and submitted this report during the academic year 2024-2025.

Signature of the Guide

**Signature of HOD** 

Dr. Arun Kumar M

Dr. Prithvi Sekhar Pagala





#### **CONTENTS NAME** Page No Chapter 1 **INTRODUCTION** 05 1.1 Overview of the problem statement. 05 1.2 **Objectives and goals** 06 Chapter 2 **Literature Review** 07 Chapter 3 **Strategic Analysis and Problem Definition** 3.1 09 **SWOT Analysis** 3.2 **Project Plan- GANTT Chart 10** 3.3 Refinement of problem statement 10 Chapter 4 Methodology 11 4.1 Description of the approach 11 4.2 Tools and technoques utilized **12** 4.3 **Design Consederations** 16 Application. 4.4 **17** Chapter 5 **Implementation** 18 5.1 **15** Description pf how the project was executed 5.2 Challenges faced and solutions implemented. 20 Chapter 6 **Results** 21 6.1 18 Outcomes 6.2 **Interpretation of results** 19 6.3 Comparison with existing literature or technologies 25 Chapter 7 Conclusion 26 Chapter 8 **Future Work** 27 References 28



## **ABSTRACT**

In this project, we discuss the design and implementation of an efficient Byte-Enable Memory on an FPGA platform which is significant in the contemporary world due to rapidly changing requirements of flexible memory architectures in the digital systems. Byte-Enable Memory, for instance, lets you read and write bytes individually, which can be useful for applications such as image processing or machine learning. The fine-grained nature reduces write amplification and facilities more fine-grained access logic resulting in better memory utilization. Verilog is used for architectural modeling, and System- Verilog enables the creation of state-of-the-art test benches for exhaustive verification. It uses Xilinx Vivado for synthesis, simulation and real-time testing, where the focus would be on optimizing resources, enhancing performance and reducing power. Internally, each memory location has poke/cycle-enable signals that can be used to read/write individual bytes, and each location can be accessed by specifying how many bytes you want to access at once. This project develops a high-performance and flexible Byte-Enable Memory designed for high-performance applications and should be operated with high control precision over data manipulation at the byte level.

### Keywords—FPGA, SystemVerilog, Xilinx Vivado, Byte-Enable.



Fig1: Random Access Memory(RAM) Background



DEPARTMENT GITAM BENGALURU

## Chapter 1 Introduction

One of the significant advantages of digital systems is their efficient memory management, particularly in embedded systems, digital signal processing, and real-time applications. Field-Programmable Gate Arrays (FPGAs) play a crucial role in these domains due to their high-speed and flexible memory access capabilities [1]. A fundamental feature of byte-enable memory design based on FPGAs is the enabling attribute that allows selective addressing at the byte level, resulting in improved performance and efficient memory utilization [2-3]. In memory design for FPGA-based systems, it is critical to balance speed, area, and power consumption [4-6]. Conventional memory models fetch data in fixed word boundaries.

As a result, inefficient memory utilization occurs when there is a need to modify only a portion of the data [7-8]. The problem is solved with the help of byte-enable memory, which adds a control mechanism where reading and writing can occur at the byte level, effectively optimizing memory operations [9-10]. This is especially valuable for many applications such as image processing, networking applications, and even for real time embedded systems where various sized data blocks need to be stored and processed [11-13]. Designing and implementing byte-enable memory into FPGA architectures is done primarily in Verilog and SystemVerilog, the main hardware description languages (HDL). Memory operations in Verilog can be implemented in both structural and behavioral modeling, while SystemVerilog improves design productivity through packed and unpacked structures, assertions, and better testbench support [14-15]. In addition, these HDLs also allow designers to build both synchronous and asynchronous memory models, achieving the desired performance with the required correctness [16]. For multi-width data processing the byteenable feature is advantageous since system components need different data access granularity for different levels [17-18]. An example of this would be a processor that supports both 32 and 8-bit data types. Verilog and SystemVerilog play a crucial role in implementing byte-enable memory for FPGA-based designs.

#### 1.1 Overview of the problem statement

Designing a byte-enable memory using Verilog and SystemVerilog involves creating a memory module that allows selective access to specific bytes within a larger data word. This is essential in systems where data width is greater than the bus width, enabling efficient data manipulation without accessing or modifying entire words. The byte-enable feature is implemented using control signals that specify which bytes in the word are active during read or write operations, allowing for more flexible and optimized memory usage. The challenge lies in ensuring that the design is both efficient and compliant with timing and resource constraints, while also being scalable and adaptable to different memory sizes and configurations.

EECE DEPARTMENT GITAM BENGALURU

## 1.2 Objectives and goals:

The objective of this project are:

- ➤ To design and implement a byte-enable memory module using Verilog and System Verilog, optimizing memory usage by allowing selective access and modification of specific bytes within a larger word.
- ➤ To enhance data integrity, performance, and scalability in digital systems by providing a versatile and efficient memory access interface, ensuring robust control mechanisms and minimal latency.
- > To contribute a comprehensive testing and validation framework using Verilog and System Verilog.
- ➤ Implementation of Byte Enable RAM in the FPGA kit.
- ➤ To implement error detection and correction mechanisms for enhanced data integrity, ensuring reliability in mission-critical applications.
- > To analyze memory performance metrics such as read/write latency, bandwidth efficiency, and resource utilization for optimization.
- ➤ To develop a user-friendly testbench framework in Verilog and SystemVerilog, allowing automated testing and verification of the memory module across different FPGA platforms.
- ➤ To document best practices and design methodologies for implementing byte-enable memory, serving as a reference for future projects in digital design and FPGA development.

#### **Main Goals:**

- Implementing the byte-enable feature in memory design aims to create a scalable and reusable module that can be easily integrated into various digital systems.
- Create a flexible design adaptable to different systems.
- Ensure reliable functionality through thorough testing and validation.
- Reduce memory wastage: Optimize memory utilization by preventing unnecessary access to unused bytes, improving the overall storage efficiency.
- Enable high-speed data processing: Design for minimal read and write delays, ensuring efficient operation in real-time systems such as DSP applications, networking hardware, and embedded computing.
- Enhance security and data protection: Implement access control mechanisms to restrict unauthorized modifications to specific memory regions.
- Contribute to FPGA-based system design advancements: Provide an industry-relevant solution that can be adopted in microprocessor design, high-performance computing, and AI hardware accelerators.
- Implementation of Byte Enable RAM in the FPGA kit.



## Chapter 2 Literature Review

We have discussed several projects related to Byte-enable RAM. Each of these projects comes with its unique set of challenges and considerations. Here is a brief overview and some comments on each of them:

Advancing cryptographic security: a novel hybrid AES-RSA model with byte-level tokenization.

#### Authors

 Renuka Shone Durge – Department of Computer Science and Engineering, Prof. Ram Meghe Institute of Technology and Research, Maharashtra, India.

## • Technology:

- o Byte-Pair Encoding (BPE) tokenizer for data obscuration.
- o Dual-layer encryption using RSA and AES.

## Advantages:

o Enhances data security by using a combination of tokenization and multi-layer encryption.

## • Research Gap:

- o Increased computational overhead due to the use of multiple encryption layers.
- o Complexity in key management and synchronization across the two encryption layers.
- ➤ Design and Implementation of Memory Controller for Byte Access from Data Memory for SoC's Devices.

#### Authors

o Rajesh N - UG students Department of Electronics and Communication Engineering.

## • Technology:

o Bit-optimized Non-Volatile Memory (BNVM) with reduced bit flipping.

#### Advantages:

- Achieved up to 3.56× reduction in bit flips, extending memory lifespan.
- o Minimal impact on performance while optimizing memory write operations.

#### • Research Gap:

- Some optimized approaches increased bit flips despite reducing overall write operations.
- Needs further exploration on scalability and performance in larger, more complex systems.
- Optimizing Systems for Byte-Addressable NVM by Reducing Bit Flipping

#### Authors



EECE DEPARTMENT GITAM BENGALURU

Major Project Report- "Designing a byte-enable memory in verilog"

o **Daniel Bittman, Darrell D. E**- departments related to computer science or engineering.

## • Technology:

- o Memory controller for System-on-Chip (SoC) architectures.
- o Uses the AXI (Advanced eXtensible Interface) protocol for parallel communication.

## • Advantages:

o Improves data transfer speed and reduces the processor workload in SoC systems.

## • Research Gap:

- o Challenges in optimizing the controller for different SoC configurations and workloads.
- Needs more efficient handling of data transfer bottlenecks for higher-performance systems.
- ➤ 20nm High-density single-port and dual-port SRAMa with worldline-voltageadjustments system for read/write assists.

#### Authors

 Makoto Yabuuchi- affiliated with departments related to electrical engineering, computer engineering, or semiconductor technology.

## • Technology:

- o Byte-level tokenization using Byte-Pair Encoding (BPE).
- o Dual encryption layers with RSA and AES algorithms.

#### • Advantages:

- o Strengthens data security with two encryption layers, providing enhanced protection.
- o Byte-level tokenization offers fine-grained control over data security.

#### • Research Gap:

- o Similar to [1], this method increases computational complexity and overhead.
- ➤ A 45-nm Single-port and Dual-port SRAM family with Robust Read/Write Stabilizing Circuitry under DVFS Environment.

#### Authors

o **K. Nii**- affiliated with departments related to electrical engineering.

## • Technology:

- SRAM macros using wordline-voltage suppression and negative bitline techniques.
- Fabrication in 45-nm CMOS technology for Dynamic Voltage and Frequency Scaling (DVFS).

## • Advantages:

- o Enhances read stability and write margins over a wide voltage range (0.7 V to 1.3 V).
- o Ensures robust performance in low-power and high-performance systems.

#### • Research Gap:

Increased complexity in designing and implementing negative bitline techniques.





## Chapter 3 Strategic Analysis and Problem Definition

## **Strategic Analysis:**

Designing a byte-enable memory with Verilog and System Verilog offers improved memory efficiency and control, but faces challenges in implementation complexity and compatibility. Opportunities include advanced memory solutions and innovation, while adoption hurdles and competition pose threats.

### **Problem Definition:**

The challenge is to create a byte-enable memory system that effectively balances data access efficiency and integration ease, addressing implementation complexity and compatibility issues to ensure successful industry adoption.

## **3.1 SWOT Analysis:**

## **Strengths**

**S1. Flexibility:** SystemVerilog offers advanced features.

**S2. Industry Relevance**: Verilog and SystemVerilog are widely used in the hardware design industry, making skills in these languages highly valuable.



## Weaknesses

W1. Complexity: Designing byteenable memory is challenging. W2. Debugging Difficulty: Hardware debugging is tough.

## **Opportunities**

- **01. Optimization**: There is a significant opportunity to optimize memory usage, power consumption, and performance by designing efficient byte-enable memory.
- **02. Customization:** Tailor designs for specific applications.
- **03**. **Advancements in Verification:** Use advanced verification features.
- **04.** Career Advancement:: Expertise in Verilog. can open doors to advanced roles in hardware design, verification, and EDA tool

## **Threats**

T1. Evolving Standards: Continuous need to adapt to new methodologies.T2. Competition: Pressure to deliver efficient designs quickly.



## 3.2 Project Plan - GANTT Chart

Table 1: Contents of Project Plan

| SL.NO | Start Date    | <b>End Date</b> | Description                                |
|-------|---------------|-----------------|--------------------------------------------|
| 1     | 28-Nov-2024   | 4-Dec-2024      | Continuation of analyzing the problem      |
|       |               |                 | statement                                  |
| 2     | 7-Dec-2024    | 31-Dec-2024     | Working on the application of the project. |
| 3     | 8-Jan-2025    | 10-Jan-2025     | Review-1                                   |
| 4     | 15-Jan-2025   | 30-Jan-2025     | Implementation in the FPGA kit.            |
| 5     | 05-Feb-2025   | 07-Feb-2025     | Review-2                                   |
| 6     | 10-Feb-2025   | 28-Feb-2025     | Writing of the conference paper.           |
| 7     | 15-March-2025 | 20-March-2025   | Review=3                                   |

## 3.3 Refinement of problem statement

Designing a byte-enable memory using Verilog involves creating a memory system capable of selectively enabling data access at the byte level, optimizing both performance and memory utilization. The primary challenge is to develop a robust and efficient design that minimizes implementation complexity while ensuring compatibility with existing systems. This includes managing the intricacies of hardware description languages and addressing potential issues such as timing constraints, signal integrity, and integration with various memory architectures. The solution must also consider scalability and adaptability to different application needs. Ensuring that the final design meets industry standards and performs reliably across different conditions is crucial for its successful adoption and practical use in advanced electronic systems.

## 3.4 Continuation of analyzing the problem statement

In this project, we discuss the design and implementation of an efficient Byte-Enable Memory on an FPGA platform, which is significant in the contemporary world due to rapidly changing requirements of flexible memory architectures in digital systems. Byte-Enable Memory lets you read and write bytes individually, which can be useful for applications such as image processing or machine learning. The fine-grained nature reduces write amplification and facilitates more fine-grained access logic, resulting in better memory utilization. Verilog is used for architectural modeling, and SystemVerilog enables the creation of state-of-the-art test benches for exhaustive verification.



EECE DEPARTMENT GITAM BENGALURU

## Chapter 4 Methodology Of Byte Enable RAM

## **4.1 Description of the Approach**

Designing a byte-enable memory using Verilog and SystemVerilog involves creating a memory module capable of selectively reading or writing individual bytes within a larger data word. This design approach is crucial for systems where the data width exceeds the bus width, providing efficient and flexible data manipulation. The goal is to allow access to specific bytes without affecting the entire data word, which is important in applications like data processing, microcontrollers, and embedded systems.

Phase 2: Implementation of Single port RAM and Byte enable RAM Verilog using Xilinx Vivado.

- Single-Port RAM and Byte enable RAM is a memory module that allows access to only one memory location (either read or write) at a time through a single address and data bus.
- Implementing the Verilog code in the Xilinx Vivado.
- Specifications: Set data width, byte width, memory depth, and byte-enable width.
- Design Memory Array: Declare a 2D memory array based on data width and depth.
- Implement Write Operation: Update memory selectively based on byte enable and write enable signals.
- Implement Read Operation: Add synchronous read logic to fetch data from memory.
- Testing and Simulation: Verify functionality with a testbench for various write and read cases.
- Synthesis and Optimization: Synthesize and optimize the design for timing and resource constraints.
- Results are considered for further understanding of the problem statement and implement in the different applications.

## 1. Design of Single-Port RAM

In the design of single-port RAM, the memory operates with a single set of address, data input, and data output lines, meaning it can only perform either a read or a write operation during a given clock cycle, but not both simultaneously. The memory array is structured using a 2D data arrangement to efficiently store and retrieve data. A clock signal synchronizes these operations, while a write enable (WE) signal controls whether data is written into the memory or read from it. This design is simpler and consumes less power compared to dual-port RAM, making it ideal for applications like embedded systems and data buffers where simultaneous operations are not required, though it may limit performance in more demanding environments.



EECE DEPARTMENT GITAM BENGALURU

## 2. Design of Byte Enable RAM

The **design of Byte-Enable RAM** extends conventional RAM by incorporating byte-level access control, allowing selective modification of specific bytes within a word without affecting the entire memory location. It consists of a structured memory array with address, data input, and data output lines, synchronized by a clock signal. A **write enable (WE) signal** determines whether data is written or read, while **byte enable (BE[N:0]) signals** control which bytes within a word are updated during a write operation. This selective access improves memory efficiency by preventing unnecessary overwrites, optimizing power consumption, and enhancing performance in embedded systems, FPGAs, and applications requiring flexible data-width handling. Byte-Enable RAM is particularly useful in scenarios where mixed data sizes coexist, such as real-time processing, image handling, and network applications, making it a preferred choice for power-sensitive and performance-critical designs.

## 4.2 Tools and techniques utilized

In constructing the Single-Port RAM, Verilog was the primary hardware description language used to describe the memory array, control logic, and read-write operations. Verilog enabled precise control over the low-level design, making it possible to define fundamental digital components such as logic gates, flip-flops, and memory blocks within the single-port RAM structure

Tools like Xilinx Vivado, or equivalent FPGA development platforms, played a crucial role in both the simulation and synthesis stages. RTL verification was conducted to detect functional errors early in the design process, ensuring smooth development. Key features like timing analysis, resource utilization reports, and bitstream generation helped optimize the design to meet hardware constraints. Additionally, Vivado facilitated the use of test benches, allowing for thorough testing of the single-port RAM's functionality, leading to a reliable and efficient hardware implementation.

## 4.3 Design considerations

## 4.3.1 Sequential Access and Synchronization

In Single-Port RAM, memory access is handled sequentially as only one read or write operation can occur at a time. Since the memory has only one set of address, data, and control lines, it cannot perform simultaneous operations like Dual-Port RAM. This constraint makes it suitable for applications with lower performance requirements but where simplicity and reduced resource consumption are preferred. Synchronization with the system clock ensures that each memory operation is executed at the correct timing, reducing the risk of data corruption and ensuring reliable performance. The clock synchronization is especially important in Single-Port RAM as it guarantees that memory access operations are executed in the correct sequence, preventing issues such as timing mismatches that can lead to incorrect data being written or read.

DEPARTMENT GITAM BENGALURU

## **4.3.2** Conflict-Free Operation

Unlike Dual-Port RAM, Single-Port RAM does not face the issue of concurrent accesses since only one operation can occur per clock cycle. However, if multiple operations need to occur in a very short period, the system must wait for each operation to complete before the next begins. This limitation introduces latency in applications that require high-speed data access. Nonetheless, conflict resolution mechanisms are not needed in Single-Port RAM, making it simpler and more efficient for applications where the likelihood of simultaneous read/write operations is low.

## 4.3.3 Optimal Resource Utilization

Single-Port RAM offers an efficient design in terms of hardware resource usage. Since only one set of control signals and data paths is needed, it uses fewer logic gates, memory cells, and registers than Dual-Port RAM. This makes it particularly suitable for FPGA-based designs where conserving resources is essential. The simplicity of Single-Port RAM allows for easy optimization using techniques like clock gating and selective logic synthesis, which reduce power consumption by disabling unused portions of the memory when not in use.

## 4.3.4 Scalability and Portability

Single-Port RAM is also highly scalable and portable. Its design can easily be adapted for different memory sizes or word lengths, making it flexible for a wide range of applications. With parameterized Verilog code, developers can adjust the memory depth and word size to suit specific requirements without rewriting the core design. This scalability allows Single-Port RAM to be used across various hardware platforms, including FPGA and ASIC configurations, making it a versatile solution for applications that require single-access memory with minimal hardware resources.

mentioned this project FPGA Kit in the below Fig2. has a central role In the implementation of the byte\_enable\_ram working. By facilitating individual byte lanes, byte enable allows only relevant parts of the memory to be updated, leading to increased performance and power savings. In a standard deployment, a word of memory (e.g., 32-bit) is partitioned into several bytes, and each is driven by a respective byte enable signal. When a write operation occurs, only the bytes with an active enable signal are modified, while the others remain unchanged. This approach is widely used in FPGA-based designs for optimizing memory access and improving system responsiveness, especially in applications like FIFO buffers, data storage, and partial updates in processing pipelines. When a write operation occurs, only the bytes with an active enable signal are changed, while the others remain unchanged. This approach is widely used in FPGA-based designs for optimizing memory access and improving system responsiveness, especially in applications like data storage, and partial updates in processing pipelines.





Fig 2. Representation of Pins on FPGA Kit.

Table 2. Pin configuration of the FPGA kit.

| Signal       | Pin            | Function                               |
|--------------|----------------|----------------------------------------|
| clk          | E3             | Clock input (10 MHz)                   |
| rst          | P3             | Reset input (active high)              |
| cen          | P4             | Chip enable (RAM activation)           |
| wr           | R3             | Write enable (1 = Write, 0 = Read)     |
| byte_en[3:0] | V2, U2, T3, T1 | Byte-enable bits for selective writing |
| data_in[3:0] | V7, V6, V5, U4 | 4-bit Data input                       |
| addr_in[3:0] | U6, V4, U3, V1 | 4-bit Address input                    |
| q[3:0]       | V9, R8, T6, T5 | 4-bit RAM output (LED display)         |







Fig 3. Workflow of Byte\_Enable\_RAM.



DEPARTMENT GITAM BENGALURU

## The workflow of the Byte\_Enable\_RAM is shown in the Fig 3. Sequence of steps

Step 1: Check Reset (rst)

If rst = 1, clear every memory locations (RAM[0] to RAM[15]) to 0000.

If rst = 0, proceed to original operation.

**Step 2**: Check Chip Enable (cen)

If cen = 0, if there is no operation (read/write) is performed.

If cen = 1, proceed to the next step.

Step 3: Determine Read or Write Mode (wr)

If wr = 1, enter write mode (Step 4).

If wr = 0, enter read mode (Step 5).

**Step 4**: Write Operation (if wr = 1)

Check each bit of byte\_en:

If byte\_en[0] = 1, update ram[addr\_in][0] with data\_in[0].

If byte\_en[1] = 1, update  $ram[addr_in][1]$  with data\_in[1].

If byte\_en[2] = 1, update  $ram[addr_in][2]$  with data\_in[2].

If byte\_en[3] = 1, update  $ram[addr_in][3]$  with data\_in[3].

Any bit where byte\_en[i] = 0 remains unchanged.

**Step 5**: Read Operation (if wr = 0)

Read the data stored at ram[addr\_in] and assign it to output q.

Step 6: Wait for Next Clock Cycle

The process repeats on every clock cycle.

## 4.4 APPLICATION Implemented on Byte Enable RAM

Cybersecurity consists of the planning, implementing, configuring, and monitoring processes to protect virtual IT infrastructure from hostile cyber operations. For both the protection as well as multi level processes, their threats need to be analyzed, and sensitive structures of an organization must be secured as shown in Fig 4. Cybercrime always involves systems which not only range from finance and law to e-commerce. Multi security measures can be categorized in Information Mutability for which privacy preserving multi-layer data encryption can be employed.

### • Protection from Sophisticated Cyberattacks

As cyber threats become more advanced, a multi-layered encryption strategy acts as a strong defense. This approach safeguards sensitive data, preventing unauthorized access and ensuring system security.





Fig 4. Block diagram of the application.

## • Improved Data Integrity and Confidentiality

Utilizing multiple encryption methods enhances data protection, reducing the risk of breaches. This is essential for maintaining privacy in both personal and professional environments, ensuring that confidential information remains secure.

## • Enhanced Communication Security

Industries like finance, healthcare, and e-commerce require robust security measures to protect transactions and communications. A well-structured encryption system strengthens data security, reducing vulnerabilities and minimizing the risks associated with cybercrime.



EECE DEPARTMENT GITAM BENGALURU

## **Chapter 5**

## Implementation of Byte Enable RAM In FPGA Kit

### **5.1 Description of the Project**

## 5.1.1 Project Planning and Requirements for Byte-Enable RAM

Proper planning is essential for the successful development of the Byte-Enable RAM project. The first step involves determining key project requirements such as data width, memory size, byte-select granularity, and clock speed. Since Byte-Enable RAM allows selective modification of specific bytes within a memory word, careful consideration must be given to byte-level addressing, control signal management, and memory efficiency. The project must also address performance requirements, power consumption, and area constraints, especially when targeting FPGA or ASIC implementations. Establishing a clear timeline, identifying necessary resources, and specifying design goals at this stage ensures alignment with the project's objectives and helps in smooth execution.

### 5.1.2 Design Approach Selection

The design approach for Byte-Enable RAM depends on the application's need for fine-grained memory access and efficient resource utilization. Unlike standard RAM, which writes an entire word per cycle, Byte-Enable RAM enables more flexible data handling by allowing selective byte modifications within a word. This makes it suitable for applications requiring frequent partial updates, such as network processors, embedded systems, and data buffers. The architecture should be optimized to support efficient byte-level read and write operations while maintaining simplicity and minimizing hardware overhead.

#### **5.1.3 RTL Design and Code Implementation**

The Byte-Enable RAM design is implemented at the Register Transfer Level (RTL) using hardware description languages such as Verilog or VHDL. The core components include a memory array for data storage, an address decoder for locating specific data within the array, byte-enable control logic for selective data modification, and synchronization mechanisms for read and write operations. The design must ensure that only the specified bytes within a memory word are modified while maintaining data integrity. Clear and well-documented RTL code is essential to facilitate debugging, optimization, and future modifications.

#### 5.1.4 Functional Simulation and Testing

After completing the RTL design, functional simulation and testing are crucial to verifying that the Byte-Enable RAM operates correctly. A comprehensive testbench should be created to simulate various read and write operations, including scenarios where only specific bytes within a word are modified. This includes testing different byte-enable patterns, boundary conditions, and potential error scenarios. Simulation tools such as Xilinx Vivado or ModelSim help identify



EECE DEPARTMENT GITAM BENGALURU

functional errors early in the design process, ensuring robust operation before proceeding to synthesis.

### **5.1.5** Synthesis and Timing Analysis

Once the RTL design is verified through simulation, the code is synthesized into a gate-level design suitable for hardware implementation. Timing analysis is a critical part of this process, ensuring that the design meets performance requirements and operates within the specified timing constraints. During this phase, optimizations are applied to mitigate any potential performance bottlenecks. If the design is intended for FPGA implementation, tools like Xilinx Vivado are used for efficient placement and routing. For ASIC implementation, additional optimizations are performed to enhance power efficiency and minimize area usage.

### **5.1.6 Verification and Debugging**

The synthesized design undergoes rigorous verification and debugging to ensure proper functionality under all conditions. This phase includes formal verification techniques, functional validation, and hardware testing to confirm reliability and robustness. Debugging is particularly important for handling byte-level operations correctly, ensuring that unintended data corruption does not occur during selective writes. Addressing any issues during this stage ensures a high-quality final implementation.

#### **5.1.7 Documentation**

Comprehensive documentation is essential for the success of the Byte-Enable RAM project. It serves as a reference for the design process, testing results, and any optimizations performed during development. Proper documentation helps facilitate knowledge transfer, enables future modifications, and enhances collaboration within the team. It also ensures a structured approach to troubleshooting and further improvements in future projects.

#### **5.1.8** Finalizing the Project

After completing all design, simulation, synthesis, and verification steps, the Byte-Enable RAM project undergoes a final review. This includes a thorough assessment of the project outcomes against initial objectives to ensure all requirements have been met. Any remaining issues are resolved, and the project is finalized for deployment or further enhancements. By following a structured development process, the project ensures a robust and high-performance Byte-Enable RAM solution tailored to the application's needs.



## 1) Write Operation in Byte Enable RAM

As shown in the given below Fig 8 and Fig 9. The pin E3(clk), P4(cen), R3(wr), and V2,U2,T3,T1(byte\_en[3:0]) are enabledpins. The data\_in(V7,V6,V5,U4) are given 1111. The output pin q[3:0] (V9,R8,T6,T5) leds are glowing showing the required output for byte enable ram implementation.



Fig 8. FPGA Implementation of Write Operation.

Step 1: Check Reset (rst)

If rst =1, clear all memory locations (ram[0] to ram[15]) to 0000.

Set rst = 0, proceed to normal operation.

Step 2: Check Chip Enable (cen)

If cen = 1.

**Step 3**: Determine Read or Write Mode (wr)

If wr = 1, enter write mode (Step 4).

**Step 4**: Write Operation (if wr = 1)

Check each bit of byte\_en:

If byte\_en[0] = 1, update ram $[addr_in][0]$  with data\_in[0].

If byte\_en[1] = 1, update  $ram[addr_in][1]$  with data\_in[1].

If byte\_en[2] = 1, update ram[addr\_in][2] with data\_in[2].

If byte\_en[3] = 1, update  $ram[addr_in][3]$  with data\_in[3].

Any bit where byte\_en[i] = 0 remains unchanged.

**Step 5**: Wait for Next Clock Cycle

The process repeats on every clock cycle.



## 2) Selection of a Single Bit In Byte Enable RAM



Fig 9. FPGA implementation of selection a bit.

Step 1: Check Reset (rst)

If rst = 0, proceed to normal operation.

**Step 2**: Check Chip Enable (cen)

If cen = 1, proceed to the next step.

**Step 3**: Determine Read or Write Mode (wr)

If wr = 0, enter read mode (Step 5).

**Step 4**: Write Operation (if wr = 1)

Check each bit of byte en:

If byte\_en[0] = 1, update ram $[addr_in][0]$  with data\_in[0].

If byte\_en[1] = 1, update  $ram[addr_in][1]$  with data\_in[1].

If byte\_en[2] = 0, update  $ram[addr_in][2]$  with data\_in[2].

If byte\_en[3] = 1, update  $ram[addr_in][3]$  with data\_in[3].

Any bit where byte\_en[i] = 0 remains unchanged.

**Step 5**: Read Operation (if wr = 0)

Read the data stored at ram[addr\_in] and assign it to output q.

**Step 6**: Wait for Next Clock Cycle

The process repeats on every clock cycle.

As shown in the given above Fig 6.2. The pin E3(clk), P4(cen), R3(wr), and V2,U2,T3,T1(byte\_en[3:0]) are enabledpins. The data\_in(V7,V6,V5,U4) are given 1111. The output pin q[3:0] (V9,R8,T6,T5) leds ar+e glowing showing the required output. We can access each bit separately according to the requirement of the application.

Implemention of Byte\_Enable\_RAM in FPGA is shown in the Fig 9.

## **5.2** Challenges Encountered and Solutions Implemented (BYTE ENABLE RAM)

- 1. **Read/Write Conflicts:** While Byte-Enable RAM allows selective modification of specific bytes within a word, challenges arise when multiple bytes are accessed simultaneously. To address this, byte enable signals were carefully managed to ensure that only the intended bytes were modified, preventing unintended overwrites and maintaining data integrity.
- 2. Timing and Synchronization Issues: Proper timing control is crucial in Byte-Enable RAM, especially when handling mixed data-width operations. The design ensured that all read and write operations were synchronized with the clock signal, preventing race conditions. Edge-triggered flip-flops and timing constraints were implemented to ensure data consistency across different byte enable states, even at high-speed operations.
- 3. **Power Consumption:** Byte-Enable RAM improves power efficiency by allowing selective updates rather than modifying an entire memory word. However, power-aware synthesis techniques were further employed to reduce dynamic power consumption. Clock gating and selective memory activation were used to minimize energy usage without compromising performance.
- 4. Address Decoding and Data Integrity: Accurate address decoding is critical in Byte-Enable RAM to ensure correct byte selection within a word. Any errors in byte enable signal processing could lead to incorrect data modifications. To mitigate this risk, error detection mechanisms were incorporated to validate address decoding and byte enable signal correctness. Additionally, fault-tolerant logic was implemented to prevent accidental corruption of memory data.
- 5. **Design Complexity:** While Byte-Enable RAM offers greater flexibility compared to standard RAM, it introduces additional complexity due to byte-level control mechanisms. A modular design approach was adopted, breaking down the system into well-defined components such as memory arrays, address decoders, byte enable control logic, and data buses. This approach streamlined debugging, testing, and optimizations.
- 6. **Size and Area Constraints:** Byte-Enable RAM requires additional control logic and signal lines to manage byte-level operations, increasing hardware resource utilization. To optimize area efficiency, resource-sharing techniques were implemented, and memory compression strategies were employed to reduce the number of logic gates and flip-flops. Additionally, memory banks were structured efficiently to maximize space utilization while maintaining performance.





## Chapter 6 Results of Byte Enable RAM

Verilog Simulation results of BYTE\_ENABLE\_RAM:

The byte\_enable\_RAM in the proposed Verilog, as shown in Fig 4.2,4.3,4.4, processes memory operations based on the given control signals. When a write operation is triggered, only the bits enabled by byte\_en are updated, while others remain unchanged. If the chip is enable (cen) means it is active and while write (wr) is disabled, the stored data is read from the specified address. The system ensures selective bit-wise modifications while maintaining memory integrity for unmodified bits.



Fig 5. Write operation byte enable RAM.

- 5(a.) when Clk=1 and Write =1,Cen=1 and rst=0 then the data\_in=0010 is in written in the Ram in the assigned location addr\_in=0000
- 5(b.) Write Operation in different address location.

when Clk=1 and Write =1,Cen=1 and rst=0 then the data\_in=0010 is in written in the Ram in the assigned location addr\_in=0010[1].



Fig 6.Read and Reset Operation Byte\_Enable\_RAM.

### 6(a.) Read Operation.

when Clk=1 and Write =0,Cen=1 and rst=0 then the data\_in=0011 is read by the Ram and remain unchanged at assigned location addr\_in=0001.As shown in the above Fig 6.

## 6(b.) Reset Operation.

when Clk=1 and Write =1,Cen=1 and **rst=1** then the data\_in=0010 is in written in the Ram in the assigned location addr\_in=0010[1]. All the data\_in in the Ram becomes '0000'. As shown in the above Fig 6.



Fig 7. Byte\_Enable\_RAM Output.



EECE DEPARTMENT GITAM BENGALURU

### **6.1 Outcomes**

The Byte-Enable RAM design successfully met the intended objectives, providing a reliable and efficient memory system with selective byte-level read/write operations. The implementation ensured accurate memory access while enabling modifications to specific bytes within a word, thereby improving flexibility in data handling. The design demonstrated optimized resource utilization and low power consumption, making it suitable for FPGA implementations with constrained resources. By incorporating optimizations such as clock gating, efficient address decoding, and selective byte-write operations, the design achieved enhanced performance and power efficiency. The modular structure facilitated ease of debugging and testing, ensuring a scalable and robust solution adaptable for various applications.

## **6.2 Interpretation of Results**

The functional simulation and synthesis results confirmed that the Byte-Enable RAM operated efficiently within the specified timing and performance constraints. The byte-enable control logic successfully allowed selective updates to specific bytes without affecting the rest of the word, validating the design's flexibility and efficiency. Power optimization techniques, including clock gating, minimized dynamic power consumption, ensuring energy efficiency. Timing analysis showed no violations, and all read/write operations were performed correctly, maintaining data integrity. The FPGA implementation demonstrated that the design could handle byte-level operations without introducing unnecessary delays or performance bottlenecks.

## **6.3** Comparison with Existing Literature or Technologies

Compared to traditional RAM implementations, the Byte-Enable RAM design offers a more flexible and resource-efficient memory solution. Standard RAM architectures typically write entire words per cycle, which can be inefficient when only partial data modifications are required. Byte-Enable RAM addresses this inefficiency by allowing selective byte writes, reducing unnecessary data movement and power consumption. The applied power-saving techniques align with existing low-power memory strategies but provide a more adaptable and modular approach. When benchmarked against conventional sequential-access memory designs, this implement ation demonstrated comparable or improved efficiency while maintaining lower hardware complexity and power consumption, making it well-suited for embedded systems, network processors, and other FPGA-based applications.





## Chapter 7 Conclusion

The design and implementation of Byte-Enable RAM (BERAM) using Verilog have successfully demonstrated a flexible and efficient memory architecture that supports selective byte-level read and write operations. This project highlights the importance of memory optimization for applications requiring partial data modifications, such as embedded systems and high-performance processors. The FPGA implementation validated the functionality of the BERAM design, ensuring reliable and accurate memory access under various operating conditions, including boundary cases and stress scenarios.

#### **Performance Metrics:**

The FPGA-based Byte-Enable RAM exhibited efficient memory access with reduced write overhead by enabling modifications to specific bytes without affecting the entire word. This approach significantly improved memory efficiency, especially in applications requiring frequent small data updates. The implementation achieved optimized read and write latencies while maintaining low power consumption, demonstrating its suitability for power-sensitive and real-time applications.

## **Timing and Resource Utilization:**

Post-synthesis timing analysis confirmed that the Byte-Enable RAM met all timing constraints, making it viable for FPGA deployment. The resource utilization remained within acceptable limits, with efficient use of logic elements and memory blocks. Further optimizations could be explored to enhance area efficiency and performance for larger-scale implementations.

### **Key Insights:**

- Enhanced Flexibility: Unlike traditional RAM, Byte-Enable RAM allows selective byte writes, reducing unnecessary data movement and improving overall efficiency in applications requiring fine-grained memory modifications.
- **Optimized Power and Performance:** The design achieved a balance between speed and resource usage, making it a practical solution for low-power and high-speed applications.
- **Application Deployment:** The FPGA-implemented Byte-Enable RAM was successfully integrated into a real-world application, validating its functionality and efficiency in practical scenarios.

This implementation proves that Byte-Enable RAM is a valuable memory solution, particularly for FPGA-based applications where selective data updates and resource efficiency are critical. Future improvements could focus on further reducing power consumption and optimizing memory access patterns for enhanced performance.





## Chapter 8 Future Work

In our future work, we aim to enhance the Byte-Enable RAM design by focusing on more efficient memory management solutions and advanced FPGA-based implementations. Our primary goal is to refine the design for better application-specific performance while optimizing power consumption and resource utilization. Techniques such as clock gating will be employed to dynamically reduce power usage, and FPGA power analysis tools like Xilinx Vivado Power Analysis will help identify potential optimizations. Additionally, we plan to improve memory robustness by integrating error correction mechanisms such as parity bits, Hamming codes, or Reed-Solomon codes. These enhancements will ensure better reliability and fault tolerance, making the design suitable for real-world applications requiring high data integrity.

To further improve performance, we will explore multi-port memory architectures to support more efficient parallel access, along with asynchronous read/write operations for multi-clock domain support. Pipelining will be introduced to reduce critical path delay, and Static Timing Analysis (STA) will be performed to ensure proper timing closure. Verification and validation will be strengthened using SystemVerilog Assertion-based testing, coverage analysis, and FPGA hardware-in-the-loop (HIL) testing. Additionally, advanced memory architectures like banking and partitioning will be investigated to optimize throughput for multi-core processing. We will also design memory controllers with support for standard memory interfaces such as AXI and AHB, ensuring seamless integration into larger FPGA-based systems. By making the design fully parameterized, we aim to enhance its adaptability, allowing it to support various memory configurations while ensuring efficient FPGA deployment.

## **References:**

- [1] Rakesh Chandra Kumar, Md. Saddam Khan, Dinesh Kumar "Efficient Memory Management Using Byte-Enable RAM" International Journal of Advanced Research in Electrical, Electronics & Instrumentation Engineering, Vol 2, Issue 4 2013.
- [2] Chinmayi R, Yogesh Kumar, Venkatesh Tunuguntla "Optimized Data Storage and Access Using Byte-Enable RAM" IEEE Conference on Computational Intelligence and Computing Research 2018.
- [3] S. S. Pujari, M. S. Patil, and S. S. Ingleshwar, "Byte-Enable RAM for High-Performance Computing", 2017 IEEE International Conference on I-SMAC (IoT in Social, Mobile, Analytics, and Cloud) (I-SMAC), 2017.
- [4] Faiza Tabassum, Susmita Lopa, Muhammad MasudTarek & Dr. Bilkis Jamal Ferdosi "Efficient RAM Design with Byte Selection Mechanism" Global Journal of Researches in Engineering & Robotics & Nanotech, Vol 17, Issue 1 2017.
- [5] Tongying GUO, Chunhui Zheng, Zhenjun Du, Fang XU "Research on Memory Optimization Using Byte-Enable RAM" IEEE Conference on Fuzzy Systems and Knowledge Discovery 2009.
- [6] M. R. Mishi, R. Bibi, and T. Ahsan, "Advanced Memory Systems Using Byte-Enable RAM," 2017 IEEE International Conference on Electrical, Computer and Communication Engineering (ECCE), 2017.
- [7] Johann Borenstein and Yoram Koren "Efficient Data Handling in Embedded Systems Using Byte-Enable RAM" IEEE Journal of Robotics and Automation, Vol-4, No-2, 1988.
- [8] A.C. Pavithra, V. Subramanya Goutham "Implementation of Byte-Enable RAM in FPGA Applications" International Research Journal of Engineering and Technology (IRJET), Volume: 06, Issue: 13, 2018.
- [9] Kirti Bhagat, Sayalee Deshmukh, Shraddha Dhonde, Sneha Ghag "Memory Optimization in Embedded Systems Using Byte-Enable RAM" International Journal of Science, Engineering, and Technology Research (IJSETR), Volume 5, Issue 2, February 2016.
- [10] Mohammad Nasucha —"Development of an Optimized Byte-Enable RAM System" Jurnal Sistem Kompeter Vol 5, No 2, November 2015.
- [11] Jinshan Yu, Hao Wu, Xin Wang "Efficient RAM Design for High-Speed Processing" IEEE Conference on Computational Intelligence and Computing Research 2016.
- [12] Verma, S, "Byte-Enable RAM for Efficient Memory Utilization," International Journal of Computer Applications, Vol 152, No 9, p.35 40, 2014.
- [13] R Ismail, Z Omar, and S Suaiban, "Byte-Enable RAM for Data Handling in IoT Applications," IOP Conference, 2016.
- [14] Ganesha Udupa, Josh Freeman, Vikas Nimbewal, Rajesh Kumar Choudhary, Swaroop Sasikumar, and Sreeraj V. Nair, "Implementation of Byte-Enable RAM in Low-Power Computing," International Conference on Robotics and Automation for Humanitarian Applications (RAHA), 2016.
- [15] V. Hanumante et al., "Low-Cost Byte-Enable RAM for Embedded Systems" in International Journal of Soft Computing and Engineering, Vol. 3, Issue-4, 2013.
- [16] M. Nasucha, "Design and Development of a Byte-Enable RAM Module for Efficient Data Storage," Microcontroller Lab, Univ. Pembangunan Jaya, Tangerang Selatan, Indonesia, 2015.
- [17] Bhagya Shree S R, Manoj Kollam "Optimizing Memory Operations Using Byte-Enable RAM," Proc. of IEEE ICoAC2011, 2011.
- [18] Faiza Tabassum, Susmita Lopa, Muhammad Masud Tarek & Dr. Bilkis Jamal Ferdosi "Efficient RAM Architecture with Byte-Level Access," Global Journal of Researches in Engineering: H-Robotics & Nano-Tech.

## **Appendix**

endmodule

## **Verilog Code Implemented for Byte Enable RAM**

```
Code:
module SINGLE_PORT_RAM(
  input clk,
                  // Clock signal
  input rst,
                  // Reset signal
  input cen,
                  // Chip enable signal
  input wr,
                  // Write enable signal
  input [3:0] byte_en, // Byte enable signal (1 = write to corresponding bit)
  input [3:0] data in, // Data input to write into RAM
  input [3:0] addr_in, // Address input to read/write from RAM
  output reg [3:0] q // Data output from RAM
);
  // 4-bit wide, 16-depth RAM
  reg [3:0] ram [0:15];
  integer i;
  // Reset logic (clearing RAM)
  always @(posedge clk or posedge rst) begin
    if (rst) begin
       for (i = 0; i < 16; i = i + 1)
         ram[i] \le 4'b0000;
    else if (cen && wr) begin
       // Byte-enable logic for selective bit writes
       if (byte_en[0]) ram[addr_in][0] \le data_in[0];
       if (byte_en[1]) ram[addr_in][1] <= data_in[1];
       if (byte_en[2]) ram[addr_in][2] \le data_in[2];
       if (byte_en[3]) ram[addr_in][3] <= data_in[3];</pre>
    end
  // Continuous read operation (synchronous)
  always @(posedge clk) begin
    if (cen && !wr) // Read only when write is disabled
       q <= ram[addr_in];
  end
```





## **Constraints Code for Byte Enable RAM-**

```
## Clock signal (100 MHz)
set_property PACKAGE_PIN E3 [get_ports clk]
set_property IOSTANDARD LVCMOS33 [get_ports clk]
create_clock -name sys_clk_pin -period 10.00 -waveform {0.5} [get_ports clk]
## Reset
set_property PACKAGE_PIN P3 [get_ports rst]
set property IOSTANDARD LVCMOS33 [get ports rst]
## Enable
set property PACKAGE PIN P4 [get ports cen]
set_property IOSTANDARD LVCMOS33 [get_ports cen]
## Write Enable (wr)
set_property PACKAGE_PIN R3 [get_ports wr]
set property IOSTANDARD LVCMOS33 [get ports wr]
## Byte Enable (byte en[3:0]) - Added
set property PACKAGE PIN V2 [get ports {byte en[3]}]
set_property PACKAGE_PIN U2 [get_ports {byte_en[2]}]
set_property PACKAGE_PIN T3 [get_ports {byte_en[1]}]
set_property PACKAGE_PIN T1 [get_ports {byte_en[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {byte_en[*]}]
## Data Input (data_in[3:0])
set_property PACKAGE_PIN V7 [get_ports {data_in[3]}]
set_property PACKAGE_PIN V6 [get_ports {data_in[2]}]
set property PACKAGE_PIN V5 [get_ports {data_in[1]}]
set_property PACKAGE_PIN U4 [get_ports {data_in[0]}]
set property IOSTANDARD LVCMOS33 [get ports {data in[*]}]
## Address Input (addr in[3:0])
set_property PACKAGE_PIN U6 [get_ports {addr_in[3]}]
set_property PACKAGE_PIN V4 [get_ports {addr_in[2]}]
set_property PACKAGE_PIN U3 [get_ports {addr_in[1]}]
set_property PACKAGE_PIN V1 [get_ports {addr_in[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {addr_in[*]}]
## LEDs (q outputs)
set_property PACKAGE_PIN V9 [get_ports {q[3]}]
set_property PACKAGE_PIN R8 [get_ports {q[2]}]
set_property PACKAGE_PIN T6 [get_ports {q[1]}]
set_property PACKAGE_PIN T5 [get_ports {q[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {q[*]}]
```



EECE DEPARTMENT GITAM BENGALURU

## Configuration (Optional)

set\_property CFGBVS VCCO [current\_design] ;# Or GND, depending on your board's configuration set\_property CONFIG\_VOLTAGE 3.3 [current\_design] ;# Or 1.8, 2.5, etc., depending on your board

VIDEO DRIVE LINK: <a href="https://drive.google.com/file/d/14aH5">https://drive.google.com/file/d/14aH5</a> QfjVjb39AiBHF GtEjI ffcCK-7/view?usp=sharing

GITHUB LINK: <a href="https://github.com/TammaliKarthik/Byte-Enable-Memory-">https://github.com/TammaliKarthik/Byte-Enable-Memory-</a>